Part Number Hot Search : 
F9540 W25P40 BZY97C91 A106M 1H333 1N400 TFS868E D50F0F0
Product Description
Full Text Search
 

To Download ADP3120A Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Dual Bootstrapped, 12 V MOSFET Driver with Output Disable ADP3120A
FEATURES
All-in-one synchronous buck driver Bootstrapped high-side drive One PWM signal generates both drives Anticross conduction protection circuitry OD for disabling the driver outputs Meets CPU VR requirement when used with Analog Devices Flex -ModeTM 1 controller
GENERAL DESCRIPTION
The ADP3120A is a dual, high voltage MOSFET driver optimized for driving two N-channel MOSFETs, the two switches in a nonisolated synchronous buck power converter. Each driver is capable of driving a 3000 pF load with a 45 ns propagation delay and a 25 ns transition time. One of the drivers can be bootstrapped and is designed to handle the high voltage slew rate associated with floating high-side gate drivers. The ADP3120A includes overlapping drive protection to prevent shoot-through current in the external MOSFETs. The OD pin shuts off both the high-side and the low-side MOSFETs to prevent rapid output capacitor discharge during system shutdown. The ADP3120A is specified over the commercial temperature range of 0C to 85C and is available in 8-lead SOIC_N and 8-lead LFCSP_VD packages.
1
APPLICATIONS
Multiphase desktop CPU supplies Single-supply synchronous buck converters
Flex-Mode is protected by U.S. Patent 6683441; other patents pending.
FUNCTIONAL BLOCK DIAGRAM
12V
VCC
4
D1
ADP3120A
LATCH R1 R2 Q S DELAY
BST
1
CBST2 CBST1 DRVH RG Q1 RBST SW
IN 2
8
TO INDUCTOR
7
CMP
VCC 6
CMP 1V CONTROL LOGIC DRVL
5
Q2
DELAY OD 3
PGND
05812-001
6
Figure 1.
Rev. 0
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.461.3113 (c)2006 Analog Devices, Inc. All rights reserved.
ADP3120A TABLE OF CONTENTS
Features .............................................................................................. 1 Applications....................................................................................... 1 General Description ......................................................................... 1 Functional Block Diagram .............................................................. 1 Revision History ............................................................................... 2 Specifications..................................................................................... 3 Absolute Maximum Ratings............................................................ 4 ESD Caution.................................................................................. 4 Pin Configurations and Function Descriptions ........................... 5 Timing Characteristics..................................................................... 6 Typical Performance Characteristics ............................................. 7 Theory of Operation ........................................................................ 9 Low-Side Driver ............................................................................9 High-Side Driver ...........................................................................9 Overlap Protection Circuit...........................................................9 Application Information................................................................ 10 Supply Capacitor Selection ....................................................... 10 Bootstrap Circuit........................................................................ 10 MOSFET Selection..................................................................... 10 High-Side (Control) MOSFETs................................................ 10 Low-Side (Synchronous) MOSFETs ........................................ 11 PC Board Layout Considerations............................................. 11 Outline Dimensions ....................................................................... 13 Ordering Guide .......................................................................... 13
REVISION HISTORY
3/06--Revision 0: Initial Version
Rev. 0 | Page 2 of 16
ADP3120A SPECIFICATIONS
VCC = 12 V, BST = 4 V to 26 V, TA = 0C to 85C, unless otherwise noted. 1 Table 1.
Parameter DIGITAL INPUTS (PWM, OD) Input Voltage High Input Voltage Low Input Current Hysteresis HIGH-SIDE DRIVER Output Resistance, Sourcing Current Output Resistance, Sinking Current Output Resistance, Unbiased Transition Times Propagation Delay Times Symbol Conditions Min 2.0 -1 90 BST - SW = 12 V ; TA = 25C BST - SW = 12 V ; TA = 0C to 85C BST - SW = 12 V; TA = 25C BST - SW = 12 V; TA = 0C to 85C BST - SW = 0 V BST - SW = 12 V, CLOAD = 3 nF, see Figure 5 BST - SW = 12 V, CLOAD = 3 nF, see Figure 5 BST - SW = 12 V, CLOAD = 3 nF, 25C TA 85C, see Figure 5 BST - SW = 12 V, CLOAD = 3 nF, see Figure 5 See Figure 4 See Figure 4 SW to PGND TA = 25C TA = 0C to 85C TA = 25C TA = 0C to 85C VCC = PGND CLOAD = 3 nF, see Figure 5 CLOAD = 3 nF, see Figure 5 CLOAD = 3 nF, see Figure 5 CLOAD = 3 nF, see Figure 5 See Figure 4 See Figure 4 SW = 5 V SW = PGND VCC ISYS 110 110 95 4.15 BST = 12 V, IN = 0 V VCC rising 2 1.5 350 0.8 +1 250 3.3 3.9 1.8 2.6 40 30 70 35 35 55 Typ Max Unit V V A mV k ns ns ns ns ns ns k 3.3 3.9 1.8 2.6 35 30 35 45 35 k ns ns ns ns ns ns ns ns 13.2 5 3.0 V mA V mV
2.5 1.4 10 25 20 45 25 20 40 10
trDRVH tfDRVH tpdhDRVH tpdlDRVH
t pdl
OD OD
32
tpdh
SW Pull-Down Resistance LOW-SIDE DRIVER Output Resistance, Sourcing Current Output Resistance, Sinking Current Output Resistance, Unbiased Transition Times Propagation Delay Times
2.4 1.4 10 20 16 12 30 20 190 190 150
trDRVL tfDRVL tpdhDRVL tpdlDRVL
t pdl
OD OD
tpdh
Timeout Delay SUPPLY Supply Voltage Range Supply Current UVLO Voltage Hysteresis
1
All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC) methods.
Rev. 0 | Page 3 of 16
ADP3120A ABSOLUTE MAXIMUM RATINGS
Table 2.
Parameter VCC BST DC <200 ns BST to SW SW DC <200 ns DRVH DC <200 ns DRVL DC <200 ns IN, OD JA, SOIC_N 2-Layer Board 4-Layer Board JA, LFCSP_VD1 4-Layer Board Operating Ambient Temperature Range Junction Temperature Range Storage Temperature Range Lead Temperature Soldering (10 sec) Vapor Phase (60 sec) Infrared (15 sec)
1
Rating -0.3 V to +15 V -0.3 V to VCC + 15 V -0.3 V to +35 V -0.3 V to +15 V -5 V to +15 V -10 V to +25 V SW - 0.3 V to BST + 0.3 V SW - 2 V to BST + 0.3 V -0.3 V to VCC + 0.3 V -2 V to VCC + 0.3 V -0.3 V to +6.5 V 123C/W 90C/W 50C/W 0C to 85C 0C to 150C -65C to +150C 300C 215C 260C
Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Unless otherwise specified, all voltages are referenced to PGND.
For LFCSP_VD, JA is measured per JEDEC STD with exposed pad soldered to PCB.
ESD CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.
Rev. 0 | Page 4 of 16
ADP3120A PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS
BST 1 IN 2 OD 3 VCC 4
8
DRVH SW
05812-002
ADP3120A
TOP VIEW (Not to Scale)
7 6 5
BST 1 IN 2 OD 3 VCC 4
PIN 1 INDICATOR
8 DRVH 7 SW 6 PGND 5 DRVL
05812-003
PGND DRVL
ADP3120A
TOP VIEW (Not to Scale)
Figure 2. 8-Lead SOIC_N Pin Configuration
Figure 3. 8-Lead LFCSP_VD Pin Configuration
Table 3. Pin Function Descriptions
Pin No. 1 2 3 4 5 6 7 Mnemonic BST IN OD VCC DRVL PGND SW Description Upper MOSFET Floating Bootstrap Supply. A capacitor connected between the BST and SW pins holds this bootstrapped voltage for the high-side MOSFET while it is switching. Logic Level PWM Input. This pin has primary control of the drive outputs. In normal operation, pulling this pin low turns on the low-side driver; pulling it high turns on the high-side driver. Output Disable. When low, this pin disables normal operation, forcing DRVH and DRVL low. Input Supply. This pin should be bypassed to PGND with an ~1 F ceramic capacitor. Synchronous Rectifier Drive. Output drive for the lower (synchronous rectifier) MOSFET. Power Ground. This pin should be closely connected to the source of the lower MOSFET. Switch Node Connection. This pin is connected to the buck switching node, close to the upper MOSFET source. It is the floating return for the upper MOSFET drive signal. It is also used to monitor the switched voltage to prevent the lower MOSFET from turning on until the voltage is below ~1 V. Buck Drive. Output drive for the upper (buck) MOSFET.
8
DRVH
Rev. 0 | Page 5 of 16
ADP3120A TIMING CHARACTERISTICS
Timing is referenced to the 90% and 10% points, unless otherwise noted.
OD
tpdlOD
tpdhOD
90%
05812-004
DRVH OR DRVL
10%
Figure 4. Output Disable Timing Diagram
IN
tpdlDRVL
DRVL
tfDRVL
tpdlDRVH
trDRVL
tfDRVH tpdhDRVH trDRVH
DRVH-SW
VTH
VTH
tpdhDRVL
SW 1V
05812-005
Figure 5. Timing Diagram
Rev. 0 | Page 6 of 16
ADP3120A TYPICAL PERFORMANCE CHARACTERISTICS
24 IN 22 VCC = 12V CLOAD = 3nF DRVH
FALL TIME (ns)
20
DRVL
18 DRVL 16
DRVH
05812-006
0
25
50
75
100
125
JUNCTION TEMPERATURE (C)
Figure 6. DRVH Rise and DRVL Fall Times CLOAD = 6 nF for DRVL, CLOAD = 2 nF for DRVH
40
Figure 9. DRVH and DRVL Fall Times vs. Temperature
35
IN
TA = 25C VCC = 12V
DRVH
30
RISE TIME (ns)
25
DRVL
DRVL
20
15 10
DRVH
05812-007
2.5
3.0
3.5
4.0
4.5
5.0
LOAD CAPACITANCE (nF)
Figure 7. DRVH Fall and DRVL Rise Times CLOAD = 6 nF for DRVL, CLOAD = 2 nF for DRVH
35 VCC = 12V CLOAD = 3nF
Figure 10. DRVH and DRVL Rise Times vs. Load Capacitance
35 VCC = 12V TA = 25C 30 DRVH
30 DRVH FALL TIME (ns)
RISE TIME (ns)
25
25
20
DRVL
DRVL 20
15
10
05812-008
0
25
50
75
100
125
2.5
3.0
3.5
4.0
4.5
5.0
JUNCTION TEMPERATURE (C)
LOAD CAPACITANCE (nF)
Figure 8. DRVH and DRVL Rise Times vs. Temperature
Figure 11. DRVH and DRVL Fall Times vs. Load Capacitance
Rev. 0 | Page 7 of 16
05812-011
15
5 2.0
05812-010
5 2.0
05812-009
14
ADP3120A
60 TA= 25C VCC = 12V CLOAD = 3nF
12 11 10 TA = 25C CLOAD = 3nF
SUPPLY CURRENT (mA)
45
DRVL OUTPUT VOLTAGE (V)
05812-012
9 8 7 6 5 4 3 2 1
30
15
0
200
400
600
800
1000
1200
1400
0
1
2
3
4
5
6 VCC (V)
7
8
9
10
11
12
FREQUENCY (kHz)
Figure 12. Supply Current vs. Frequency
Figure 14. DRVL Output Voltage vs. Supply Voltage
13 VCC = 12V CLOAD = 3nF fIN = 250kHz
SUPPLY CURRENT (mA)
12
11
10
0
25
50
75
100
125
JUNCTION TEMPERATURE (C)
Figure 13. Supply Current vs. Temperature
Rev. 0 | Page 8 of 16
05812-013
9
05812-014
0
0
ADP3120A THEORY OF OPERATION
The ADP3120A is optimized for driving two N-channel MOSFETs in a synchronous buck converter topology. A single PWM input signal is all that is required to properly drive the high-side and the low-side MOSFETs. Each driver is capable of driving a 3 nF load at speeds up to 500 kHz. A functional block diagram of ADP3120A is shown in Figure 1.
OVERLAP PROTECTION CIRCUIT
The overlap protection circuit prevents both of the main power switches, Q1 and Q2, from being on at the same time. This is done to prevent shoot-through currents from flowing through both power switches and the associated losses that can occur during their on/off transitions. The overlap protection circuit accomplishes this by adaptively controlling the delay from the Q1 turn-off to the Q2 turn-on, and by internally setting the delay from the Q2 turn-off to the Q1 turn-on. To prevent the overlap of the gate drives during the Q1 turn-off and the Q2 turn-on, the overlap circuit monitors the voltage at the SW pin. When the PWM input signal goes low, Q1 begins to turn off (after propagation delay). Before Q2 can turn on, the overlap protection circuit makes sure that SW has first gone high and then waits for the voltage at the SW pin to fall from VIN to 1 V. Once the voltage on the SW pin falls to 1 V, Q2 begins turn-on. If the SW pin has not gone high first, the Q2 turn-on is delayed by a fixed 150 ns. By waiting for the voltage on the SW pin to reach 1 V or for the fixed delay time, the overlap protection circuit ensures that Q1 is off before Q2 turns on, regardless of variations in temperature, supply voltage, input pulse width, gate charge, and drive current. If SW does not go below 1 V after 190 ns, DRVL turns on. This can occur if the current flowing in the output inductor is negative and flows through the high-side MOSFET body diode.
LOW-SIDE DRIVER
The low-side driver is designed to drive a ground referenced N-channel MOSFET. The bias to the low-side driver is internally connected to the VCC supply and PGND. When the driver is enabled, the driver output is 180 out of phase with the PWM input. When the ADP3120A is disabled, the low-side gate is held low.
HIGH-SIDE DRIVER
The high-side driver is designed to drive a floating N-channel MOSFET. The bias voltage for the high-side driver is developed by an external bootstrap supply circuit that is connected between the BST and SW pins. The bootstrap circuit comprises Diode D1 and Bootstrap Capacitor CBST1. CBST2 and RBST are included to reduce the highside gate drive voltage and to limit the switch node slew rate (called a Boot-SnapTM circuit--see the Application Information section for more details). When the ADP3120A starts up, the SW pin is at ground, so the bootstrap capacitor charges up to VCC through D1. When the PWM input goes high, the high-side driver begins to turn on the high-side MOSFET, Q1, by pulling charge out of CBST1 and CBST2. As Q1 turns on, the SW pin rises up to VIN and forces the BST pin to VIN + VC (BST). This holds Q1 on because enough gate-to-source voltage is provided. To complete the cycle, Q1 is switched off by pulling the gate down to the voltage at the SW pin. When the low-side MOSFET, Q2, turns on, the SW pin is pulled to ground. This allows the bootstrap capacitor to charge up to VCC again. The output of the high-side driver is in phase with the PWM input. When the driver is disabled, the high-side gate is held low.
Rev. 0 | Page 9 of 16
ADP3120A APPLICATION INFORMATION
SUPPLY CAPACITOR SELECTION
For the supply input (VCC) of the ADP3120A, a local bypass capacitor is recommended to reduce the noise and to supply some of the peak currents that are drawn. Use a 4.7 F, low ESR capacitor. Multilayer ceramic chip (MLCC) capacitors provide the best combination of low ESR and small size. Keep the ceramic capacitor as close as possible to the ADP3120A. A small signal diode can be used for the bootstrap diode due to the ample gate drive voltage supplied by VCC. The bootstrap diode must have a minimum 15 V rating to withstand the maximum supply voltage. The average forward current can be estimated by
I F ( AVG ) = QGATE x f MAX
where fMAX is the maximum switching frequency of the controller. The peak surge current rating should be calculated by
I F ( PEAK ) = VCC - VD RBST
(3)
BOOTSTRAP CIRCUIT
The bootstrap circuit uses a charge storage capacitor (CBST) and a diode, as shown in Figure 1. These components can be selected after the high-side MOSFET is chosen. The bootstrap capacitor must have a voltage rating that can handle twice the maximum supply voltage. A minimum 50 V rating is recommended. The capacitor values are determined by Q (1) C BST1 + C BST2 = 10 x GATE VGATE
C BST1 VGATE = C BST1 + C BST2 VCC - VD
(4)
MOSFET SELECTION
When interfacing the ADP3120A to external MOSFETs, the designer should consider ways to make a robust design that minimizes stresses on both the driver and the MOSFETs. These stresses include exceeding the short time duration voltage ratings on the driver pins as well as the external MOSFET. It is also highly recommended to use the Boot-Snap circuit to improve the interaction of the driver with the characteristics of the MOSFETs. If a simple bootstrap arrangement is used, make sure to include a proper snubber network on the SW node.
(2)
where: QGATE is the total gate charge of the high-side MOSFET at VGATE. VGATE is the desired gate drive voltage (usually in the range of 5 V to 10 V, 7 V being typical). VD is the voltage drop across D1. Rearranging Equation 1 and Equation 2 to solve for CBST1 yields
Q C BST1 = 10 x GATE VCC - VD
HIGH-SIDE (CONTROL) MOSFETS
A high-side, high speed MOSFET is usually selected to minimize switching losses (see the ADP3186 or ADP3188 data sheet for Flex-Mode controller details). This typically implies a low gate resistance and low input capacitance/charge device. Yet, a significant source lead inductance can also exist that depends mainly on the MOSFET package; it is best to contact the MOSFET vendor for this information. The ADP3120A DRVH output impedance and the input resistance of the MOSFETs determine the rate of charge delivery to the internal capacitance of the gate. This determines the speed at which the MOSFETs turn on and off. However, because of potentially large currents flowing in the MOSFETs at the on and off times (this current is usually larger at turn-off due to ramping up of the output current in the output inductor), the source lead inductance generates a significant voltage when the high-side MOSFETs switch off. This creates a significant drainsource voltage spike across the internal die of the MOSFETs and can lead to a catastrophic avalanche. The mechanisms involved in this avalanche condition are referenced in literature from the MOSFET suppliers.
CBST2 can then be found by rearranging Equation 1
C BST2 = 10 x QGATE - C BST 1 VGATE
For example, an NTD60N02 has a total gate charge of about 12 nC at VGATE = 7 V. Using VCC = 12 V and VD = 1 V, then CBST1 = 12 nF and CBST2 = 6.8 nF. Good quality ceramic capacitors should be used. RBST is used to limit slew rate and minimize ringing at the switch node. It also provides peak current limiting through D1. An RBST value of 1.5 to 2.2 is a good choice. The resistor needs to handle at least 250 mW due to the peak currents that flow through it.
Rev. 0 | Page 10 of 16
ADP3120A
The MOSFET vendor should provide a rating for the maximum voltage slew rate at drain current around which this can be designed. Once this specification is obtained, determine the maximum current expected in the MOSFET by
I MAX = I DC ( per phase ) + (VCC - VOUT ) x D MAX f MAX x LOUT
(5)
monitored to go below one sixth of VCC; then, a delay is added. Due to the Miller capacitance and internal delays of the lowside MOSFET gate, ensure that the Miller-to-input capacitance ratio is low enough, and that the low-side MOSFET internal delays are not so large as to allow accidental turn-on of the lowside when the high-side turns on. Contact ADI for an updated list of recommended low-side MOSFETs.
where: DMAX is determined for the VR controller being used with the driver. This current is divided roughly equally between MOSFETs if more than one is used (assume a worst-case mismatch of 30% for design margin). LOUT is the output inductor value. When producing the design, there is no exact method for calculating the dV/dt due to the parasitic effects in the external MOSFETs as well as the PCB. However, it can be measured to determine if it is safe. If it appears that the dV/dt is too fast, an optional gate resistor can be added between DRVH and the high-side MOSFETs. This resistor slows down the dV/dt, but it increases the switching losses in the high-side MOSFETs. The ADP3120A is optimally designed with an internal drive impedance that works with most MOSFETs to switch them efficiently, yet minimizes dV/dt. However, some high speed MOSFETs can require this external gate resistor depending on the currents being switched in the MOSFET.
PC BOARD LAYOUT CONSIDERATIONS
Use these general guidelines when designing printed circuit boards: * * * * * Trace out the high current paths and use short, wide (>20 mil) traces to make these connections. Minimize trace inductance between DRVH and DRVL outputs and MOSFET gates. Connect the PGND pin of the ADP3120A as closely as possible to the source of the lower MOSFET. Locate the VCC bypass capacitor as close as possible to the VCC and PGND pins. Use vias to other layers, when possible, to maximize thermal conduction away from the IC.
LOW-SIDE (SYNCHRONOUS) MOSFETS
The low-side MOSFETs are usually selected to have a low on resistance to minimize conduction losses. This usually implies a large input gate capacitance and gate charge. The first concern is to make sure the power delivery from the ADP3120A DRVL does not exceed the thermal rating of the driver (see the ADP3186, ADP3188, or ADP3189 data sheets for Flex-Mode controller details). The next concern for the low-side MOSFETs is to prevent them from being inadvertently switched on when the high-side MOSFET turns on. This occurs due to the drain-gate (Miller capacitance, also specified as Crss capacitance) of the MOSFET. When the drain of the low-side MOSFET is switched to VCC by the high-side turning on (at a dV/dt rate), the internal gate of the low-side MOSFET is pulled up by an amount roughly equal to VCC x (Crss/Ciss). It is important to make sure this does not put the MOSFET into conduction. Another consideration is the nonoverlap circuitry of the ADP3120A that attempts to minimize the nonoverlap period. During the state of the high-side turning off to low-side turning on, the SW pin is monitored (as well as the conditions of SW prior to switching) to adequately prevent overlap. However, during the low-side turn-off to high-side turn-on, the SW pin does not contain information for determining the proper switching time, so the state of the DRVL pin is
The circuit in Figure 16 shows how four drivers can be combined with an ADP3188 to form a total power conversion solution for generating VCC (CORE) for an Intel CPU that is VRD 10.x-compliant. Figure 15 shows an example of the typical land patterns based on the guidelines given previously. For more detailed layout guidelines for a complete CPU voltage regulator subsystem, refer to the PC Board Layout Considerations section of the ADP3188 data sheet.
CBST1
CBST2 D1
RBST
CVCC
Figure 15. External Component Placement Example
Rev. 0 | Page 11 of 16
05812-015
ADP3120A
L1 370nH 18A R3 2.2 C7 4.7F C8 12nF
VIN 12V
2700F/16V/3.3A x 2 SANYO MV-WX SERIES
+ C1 D2 1N4148
1 2 3
+ C2
VIN RTN BST IN OD PGND 6 + C24 Q3 NTD110N02 Q4 NTD110N02 C31 DRVL 5 VCC SW 7 DRVH 8 Q1 NTD60N02 560F/4V x 8 L2 320nH/1.4m SANYO SEPC SERIES 5m EACH +
U2 C6 ADP3120A 6.8nF
VCC (CORE) 0.8375V - 1.6V 95A TDC, 119A PK VCC (CORE) RTN
4
C5 4.7F R4 2.2 C12 12nF
D1 1N4148
1 2
D3 1N4148 BST IN OD PGND 6 DRVL 5 Q8 NTD110N02 VCC SW 7 DRVH 8 Q5 NTD60N02
U3 C10 ADP3120A 6.8nF
C11 4.7F
10F x 18 MLCC IN SOCKET
L3 320nH/1.4m
R1 10
3 4
C9 4.7F R5 2.2 C16 12nF Q7 NTD110N02
C3 100F R2 357k, 1%
+
C4 1F
U1 ADP3188
VCC 28 PWM1 27 PWM2 26
1 2
1 2 3 4 5 6 7 8 9 10 PWRGD
VID4 VID3 VID2 VID1 PWM3 25 PWM4 24 SW1 23 SW2 22 SW3 21 SW4 20 GND 19 CSCOMP 18 CSSUM 17 560pF C22 1nF 1.5nF 35.7k 84.5k D5 1N4148
1 2 3 4
D4 1N4148 BST IN OD VCC
4
U4 C14 ADP3120A 6.8nF
DRVH 8 SW 7 PGND 6 DRVL 5
C15 4.7F Q9 NTD60N02
Figure 16. VRD 10.x-Compliant Power Supply Circuit
Rev. 0 | Page 12 of 16
VID0 VID5 FBRTN FB COMP RPH4 158k, 1% CCS1 CCS2 RCS1 RCS2 RSW41 RSW31 RSW21 C13 4.7F R6 2.2 C20 12nF RSW11
3
FROM CPU
L4 320nH/1.4m
C211 1nF CFB 22pF
11 EN 12 DELAY 13 RT
CB 470pF
Q11 NTD110N02
Q12 NTD110N02
POWER GOOD ENABLE CSREF 16
CA RB RA 1.21k 470pF 12.1k
RPH2 RPH3 158k, RPH1 1% 158k, 158k, 1% 1%
U5 C186.8nF ADP3120A
BST IN OD VCC C17 4.7F Q15 NTD110N02 DRVH 8 SW 7 PGND 6 DRVL 5
C19 4.7F Q13 NTD60N02
CLDY 39nF RT 137k, 1%
14 RAMPADJ ILIMIT 15
RLDY 470k
L5 320nH/1.4m RTH1 100k, 5% NTC Q16 NTD110N02
C23 1nF
RLIM 150k, 1%
1FOR A DESCRIPTION OF OPTIONAL COMPONENTS, SEE THE ADP3188 THEORY OF OPERATION SECTION.
05812-016
ADP3120A OUTLINE DIMENSIONS
5.00 (0.1968) 4.80 (0.1890)
8 5
4.00 (0.1574) 3.80 (0.1497) 1
6.20 (0.2440)
4 5.80 (0.2284)
1.27 (0.0500) BSC 0.25 (0.0098) 0.10 (0.0040)
1.75 (0.0688) 1.35 (0.0532)
0.50 (0.0196) x 45 0.25 (0.0099)
0.51 (0.0201) COPLANARITY SEATING 0.31 (0.0122) 0.10 PLANE
8 0.25 (0.0098) 0 1.27 (0.0500) 0.40 (0.0157) 0.17 (0.0067)
COMPLIANT TO JEDEC STANDARDS MS-012-AA CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.
Figure 17. 8-Lead Standard Small Outline Package [SOIC_N] Narrow Body (R-8) Dimensions shown in millimeters and (inches)
0.50 0.40 0.30
3.00 BSC SQ
0.60 MAX
PIN 1 INDICATOR
8
1
PIN 1 INDICATOR
TOP VIEW
2.75 BSC SQ 0.50 BSC
5 4
1.50 REF
1.89 1.74 1.59
0.90 MAX 0.85 NOM
12 MAX
0.70 MAX 0.65 TYP 0.05 MAX 0.01 NOM
1.60 1.45 1.30
SEATING PLANE
0.30 0.23 0.18
0.20 REF
Figure 18. 8-Lead Lead Frame Chip Scale Package [LFCSP_VD] 3 mm x 3 mm Body, Very Thin, Dual Lead (CP-8-2) Dimensions shown in millimeters
ORDERING GUIDE
Model ADP3120AJRZ 1 ADP3120AJRZ-RL1 ADP3120AJCPZ-RL1
1
Temperature Range 0C to 85C 0C to 85C 0C to 85C
Package Description 8-Lead Standard Small Outline Package (SOIC_N) 8-Lead Standard Small Outline Package (SOIC_N) 8-Lead Lead Frame Chip Scale Package (LFCSP_VD)
Package Option R-8 R-8 CP-8-2
Ordering Quantity N/A 2,500 5,000
Branding
L3C
Z = Pb-free part.
Rev. 0 | Page 13 of 16
ADP3120A NOTES
Rev. 0 | Page 14 of 16
ADP3120A NOTES
Rev. 0 | Page 15 of 16
ADP3120A NOTES
(c)2006 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D05812-0-3/06(0)
Rev. 0 | Page 16 of 16


▲Up To Search▲   

 
Price & Availability of ADP3120A

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X